## Instructor

Ralph Mason ralphmason@cunet.carleton.ca

Office Hours : Wednesday/Friday 11:30-12:30 ME5148

#### **Academic Accommodations**

Carleton guidelines processes for academic accommodation requests.

### **Special Information for Pandemic Measures**

It is important to remember that COVID is still present in Ottawa. The situation can change at any time and the risks of new variants and outbreaks are very real. There are <u>a number of actions you can take</u> to lower your risk and the risk you pose to those around you including being vaccinated, wearing a mask, staying home when you're sick, washing your hands and maintaining proper respiratory and cough etiquette.

**Feeling sick?** Remaining vigilant and not attending work or school when sick or with symptoms is critically important. If you feel ill or exhibit COVID-19 symptoms do not come to class or campus. If you feel ill or exhibit symptoms while on campus or in class, please leave campus immediately. In all situations, you must follow Carleton's <u>symptom</u> reporting protocols.

**Masks:** Carleton has paused the <u>COVID-19 Mask Policy</u>, but continues to strongly recommend masking when indoors, particularly if physical distancing cannot be maintained. It may become necessary to quickly reinstate the mask requirement if pandemic circumstances were to change.

**Vaccines:** Further, while proof of vaccination is no longer required as of May 1 to attend campus or in-person activity, it may become necessary for the University to bring back proof of vaccination requirements on short notice if the situation and public health advice changes. Students are strongly encouraged to get a full course of vaccination, including booster doses as soon as they are eligible, and submit their booster dose information in <u>cuScreen</u> as soon as possible. Please note that Carleton cannot guarantee that it will be able to offer virtual or hybrid learning options for those who are unable to attend the campus.

All members of the Carleton community are required to follow requirements and guidelines regarding health and safety which may change from time to time. For the most recent information about Carleton's COVID-19 response and health and safety requirements please see the <u>University's COVID-19 website</u> and review the <u>Frequently Asked Questions (FAQs)</u>. Should you have additional questions after reviewing, please contact <u>covidinfo@carleton.ca</u>.

### **Learning Objective**

The objective of this course is to introduce the student to design of CMOS logic gates, digital circuit design using Verilog HDL and logic synthesis, asynchronous to synchronous interfacing, clock distribution and timing issues, digital circuit implementation and verification, digital memory and signaling technologies.

# **Learning Outcomes**

A student who successfully fulfills the course requirements will have demonstrated an ability to:

- 1. define the three levels of abstraction used in digital design
- 2. design digital gates using NMOS, PMOS and CMOS logic families that implement boolean functions
- 3. define the voltage transfer characteristics of a digital inverter
- 4. design MUXes, latches and flip-flops using CMOS logic
- 5. design linear feedback shift registers (LFSRs) that produce pseudo-random bit patterns
- 6. design combinational and sequential logic circuits that can be synthesized using Verilog HDL
- 7. define setup time, hold time and propagation delay of a flip-flop
- 8. define synchronous and asynchronous signals
- 9. define metastability and its effects on the output of a flip-flop
- 10. design synchronization circuitry for interfacing asynchronous signals with synchronous circuits
- 11. define positive and negative skew
- 12. design circuits that perform effectively in the presence of clock skew
- 13. implement digital circuits using FPGAs
- 14. define digital verification and testing
- 15. define random access memory (RAM), read only memory (ROM) and electrically erasable programable read only memory (EEPROM)
- 16. use computer-aided tools in a lab environment with a lab partner to design, construct, simulate and test digital circuits
- 17. write lab reports, answer essay type questions using text, equations and numeric values for assignments and examinations

## References

Jan Rabaey, *Digital Integrated Circuits*, Prentice Hall, 1996
S. Palnitkar, *Verilog HDL*, Prentice Hall, 1996
J. P. Hayes, *Introduction to Digital Logic Design*, Addison Wesley, 1993

## **Marking Scheme**

| Laboratory    | 30% | Students must complete all labs                     |
|---------------|-----|-----------------------------------------------------|
| Assignments   | 10% |                                                     |
| Midterm Exam  | 15% | Friday Nov. 4th, 2022 during class                  |
| Final Exam    | 40% | Students have to pass the final exam to pass course |
| Bonus Quizzes | 10% |                                                     |

| TA name | TA email address | TA office location |
|---------|------------------|--------------------|
|         |                  |                    |
|         |                  |                    |
|         |                  |                    |
|         |                  |                    |
|         |                  |                    |
|         |                  |                    |

| Week | Dates in<br>2022 | Lectures                                     | Labs | Assignments/Readings/Comments                                                                           |
|------|------------------|----------------------------------------------|------|---------------------------------------------------------------------------------------------------------|
| 0,1  | Sept 5-16        | Introduction & MOSFET                        |      | Labs start week of Sept 12-16                                                                           |
| 2    | Sept 19-23       | CMOS Logic Gates                             |      | Also some discussion on<br>Asynchronous Circuits in preparation<br>for labs                             |
| 3    | Sept 26-30       | CMOS Logic Gates and<br>Intro to Verilog HDL |      | Assignment 1, due Oct. 14, 2022                                                                         |
| 4    | Oct 3-7          | Verilog HDL I                                |      | Introduction to Verilog<br>Example verilog code                                                         |
| 5    | Oct 10-14        | Verilog HDL II<br>Sequential Circuits        |      | October 10th University<br>Closed, Monday Labs delayed by one<br>week<br>Assignment 2, due Nov. 4, 2022 |

| 6  | Oct 17-21        | Digital Circuit<br>Implementation            |                                                                                |
|----|------------------|----------------------------------------------|--------------------------------------------------------------------------------|
| 7  | Oct 24-28        |                                              | Fall break no classes or labs                                                  |
| 8  | Oct 31-<br>Nov 4 |                                              | Review old midterm Nov. 2 in class<br>Midterm on Friday Nov. 4 during<br>class |
| 9  | Nov 7-11         | Asynchronous                                 |                                                                                |
| 10 | Nov 14-18        | System Clocking                              | Assignment 3, due Dec. 2, 2022                                                 |
| 11 | Nov 21-25        | Digital Design<br>Verification               |                                                                                |
| 12 | Nov<br>28- Dec 2 | Memory and Signal<br>Technologies and Review |                                                                                |
| 13 | Dec 5-9          | Review                                       | Dec. 9 follows Monday class schedule                                           |
|    |                  |                                              |                                                                                |